SciELO - Scientific Electronic Library Online

 
vol.37 número1AES-128 cipher: Minimum area, low cost FPGA implementationA fixed-point implementation of the expanded hyperbolic CORDIC algorithm índice de autoresíndice de assuntospesquisa de artigos
Home Pagelista alfabética de periódicos  

Serviços Personalizados

Journal

Artigo

Indicadores

  • Não possue artigos citadosCitado por SciELO

Links relacionados

  • Não possue artigos similaresSimilares em SciELO

Compartilhar


Latin American applied research

versão impressa ISSN 0327-0793

Resumo

GONZALEZ-CONCEJERO, C. et al. A portable hardware design of a FFT algorithm. Lat. Am. appl. res. [online]. 2007, vol.37, n.1, pp.79-82. ISSN 0327-0793.

In this paper, we propose a portable hardware design that implements a Fast Fourier Transform oriented to its reusability as a core. The design has parameterized the number of samples and the number of the data's bits. The module has been developed using a radix-2 decimation in time algorithm of n-point samples. Structural modelling is implemented using VHDL to describe, simulate, and perform the design. The resulting design is portable among different EDA tools and technology independent. The system has been synthesized with Quartus II from Altera and the performance results are presented.

Palavras-chave : FFT; VHDL; Reusability; Portable; EDA Tools; Altera.

        · texto em Inglês     · Inglês ( pdf )

 

Creative Commons License Todo o conteúdo deste periódico, exceto onde está identificado, está licenciado sob uma Licença Creative Commons